

# Rotator

User's Manual

Multimedia Processor for Mobile Applications EMMA Mobile TM EV2

All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Technology Corp. website (http://www.renesas.com).

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

### **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

## How to Use This Manual

### 1. Purpose and Target Readers

This manual is designed to provide the user with an understanding of the hardware functions and electrical characteristics of the MCU. It is intended for users designing application systems incorporating the MCU. A basic knowledge of electric circuits, logical circuits, and MCUs is necessary in order to use this manual.

The manual comprises an overview of the product; descriptions of the CPU, system control functions, peripheral functions, and electrical characteristics; and usage notes.

Particular attention should be paid to the precautionary notes when using the manual. These notes occur within the body of the text, at the end of each section, and in the Usage Notes section.

The revision history summarizes the locations of revisions and additions. It does not list all revisions. Refer to the text of the manual for details.

The following documents apply to the EMMA Mobile EV2. Make sure to refer to the latest versions of these documents. The newest versions of the documents listed may be obtained from the Renesas Electronics Web site.

| Document<br>Type         | Description                                                                                                                                                           | Document Title                            | Document No.    |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------|
| Data Sheet               | Hardware overview and electrical characteristics                                                                                                                      | EMMA Mobile EV2 Datasheet                 | R19DS0010EJxxxx |
| User's manual<br>(1chip) | Hardware whole specifications (pin assignments, memory maps, peripheral function specifications, electrical characteristics, timing charts) and operation description | EMMA Mobile EV2 User's manual 1chip       | R19UH0036EJxxxx |
| User's manual (module)   | Hardware each macro specifications and operation description.                                                                                                         | EMMA Mobile EV2 User's manual each module | See below       |

| Document Name                       | Document No.    | Document Name                       | Document No.    |
|-------------------------------------|-----------------|-------------------------------------|-----------------|
| 1chip                               | R19UH0036EJxxxx | DMA Controller                      | R19UH0043EJxxxx |
| System Management Unit              | R19UH0037EJxxxx | LP-DDR/DDR2 Controller              | R19UH0039EJxxxx |
| Timer                               | R19UH0054EJxxxx | SD Memory Card Interface            | R19UH0061EJxxxx |
| System Timer                        | R19UH0055EJxxxx | SDIO Interface                      | R19UH0042EJxxxx |
| HD Video Decoder                    | R19UH0056EJxxxx | CF Card Interface                   | R19UH0062EJxxxx |
| Rotator (This manual)               | R19UH0057EJxxxx | Unified Serial Interface            | R19UH0047EJxxxx |
| Resizer                             | R19UH0058EJxxxx | UART interface                      | R19UH0040EJxxxx |
| Image Composer                      | R19UH0038EJxxxx | USB 2.0 Host Controller             | R19UH0045EJxxxx |
| LCD Interface                       | R19UH0044EJxxxx | USB 2.0 Function Controller         | R19UH0034EJxxxx |
| ITU-R BT.656 Interface              | R19UH0059EJxxxx | IIC Interface                       | R19UH0052EJxxxx |
| Digital Terrestrial TV<br>Interface | R19UH0048EJxxxx | General Purpose I/O<br>Interface    | R19UH0041EJxxxx |
| Camera Interface                    | R19UH0060EJxxxx | Pulse Width Modulation<br>Interface | R19UH0063EJxxxx |

<sup>4</sup> digits of end shows the version.

### 2. Notation of Numbers and Symbols

The notation conventions for register names, bit names, numbers, and symbols used in this manual are described below.

#### (1) Register Names, Bit Names, and Pin Names

Registers, bits, and pins are referred to in the text by symbols. The symbol is accompanied by the word "register," "bit," or "pin" to distinguish the three categories.

Examples the PM03 bit in the PM0 register

P3\_5 pin, VCC pin

#### (2) Notation of Numbers

The indication "b" is appended to numeric values given in binary format. However, nothing is appended to the values of single bits. The indication "h" is appended to numeric values given in hexadecimal format. Nothing is appended to numeric values given in decimal format.

Examples Binary: 11b or 11

Hexadecimal: EFA0h

Decimal: 1234

## 3. Register Notation

The symbols and terms used in register diagrams are described below.

### x.x.x XXX register

This register (XXXXXXX: xxxx\_xxxxh) .....

| 7    | 6   | 5         | 4         | 3     | 2   | 11         | 0           |
|------|-----|-----------|-----------|-------|-----|------------|-------------|
| Rese | ved | CHG_P1_LA | LATCH_P1_ | Reser | ved | CHG_P0_LAT | CHG_P0_LAT_ |
|      |     | Т         | SEL       |       |     |            | SEL         |

| Name           | R/W  | Bit No.     | After Reset | Description                                                   |
|----------------|------|-------------|-------------|---------------------------------------------------------------|
| LATCH_P2_SEL   | R/W  | 8           | 0           | 0: Use the P2_LAT bit of the P2_POWERSW register in the       |
|                |      |             |             | SMU to latch data.                                            |
|                |      |             |             | 1: Use the CHG_P2_LAT bit to latch data.                      |
| Reserved       | R    | 7:6         | =           | Reserved. If these bits are read, 0 is returned for each bit. |
| CHG_P1_LAT     | R/W  | 5           | 1           | 0: Output data as is. 1: Output latched data.                 |
| LATCH_P1_SEL   | \R/W | 4           | 0           | 0: Use the P1_LAT bit of the P1_POWERSW register in the       |
|                |      |             |             | SMU to latch data.                                            |
|                | \    |             |             | 1: Use the CHG_P1_LAT bit to latch data.                      |
| Reserved       | R    | 3:2         | -           | Reserved. If these bits are read, 0 is returned for each bit. |
| CHG_P0_LAT     | R/W  | 1           | 1           | 0: Output data as is. 1: Output latched data.                 |
| CHG_P0_LAT_SEL | R/W  | 0           | 0           | 0: Use the P0_LAT bit of the P2_POWERSW register in the       |
|                |      | $\setminus$ |             | SMU to latch data.                                            |
|                |      |             |             | 1: Use the CHG_P0_LAT bit to latch data.                      |
|                |      | *1          |             | *3                                                            |

\*1

R/W: Read and Write.

R: Read only.

W: Write only.

-: Nothing is assigned.

\*2

Reserved bit.

Reserved bit. Set to specified value.

\*3

· Nothing is assigned.

Nothing is assigned to the bit. As the bit may be used for future functions, if necessary, set to 0.

· Do not set to a value.

Operation is not guaranteed when a value is set.

· Function varies according to the operating mode.

The function of the bit varies with the peripheral function mode. Refer to the register diagram for information on the individual modes.

## 4. List of Abbreviations and Acronyms

| Abbreviation | Full Form                                    |  |  |  |
|--------------|----------------------------------------------|--|--|--|
| ACIA         | Asynchronous Communication Interface Adapter |  |  |  |
| bps          | bits per second                              |  |  |  |
| CRC          | Cyclic Redundancy Check                      |  |  |  |
| DMA          | Direct Memory Access                         |  |  |  |
| DMAC         | Direct Memory Access Controller              |  |  |  |
| GSM          | Global System for Mobile Communications      |  |  |  |
| Hi-Z         | High Impedance                               |  |  |  |
| IEBus        | Inter Equipment Bus                          |  |  |  |
| I/O          | Input/Output                                 |  |  |  |
| IrDA         | Infrared Data Association                    |  |  |  |
| LSB          | Least Significant Bit                        |  |  |  |
| MSB          | Most Significant Bit                         |  |  |  |
| NC           | Non-Connect                                  |  |  |  |
| PLL          | Phase Locked Loop                            |  |  |  |
| PWM          | Pulse Width Modulation                       |  |  |  |
| SFR          | Special Function Register                    |  |  |  |
| SIM          | Subscriber Identity Module                   |  |  |  |
| UART         | Universal Asynchronous Receiver/Transmitter  |  |  |  |
| VCO          | Voltage Controlled Oscillator                |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.

EMMA Mobile is registered trademark of Renesas Electronics Corporation in Japan, USA and other countries.

## Table of Contents

| 1. O | verviev | N                                                                                               | 1  |
|------|---------|-------------------------------------------------------------------------------------------------|----|
| 1.1  | Featu   | res                                                                                             | 1  |
| 1.2  | Restri  | ctions                                                                                          | 6  |
| 1.   | .2.1    | Input interface (slave interface)                                                               | 6  |
| 1.   | .2.2    | Input address for source images                                                                 |    |
| 1.   | .2.3    | Input (source) and output (destination) addresses                                               | 6  |
| 1.   | .2.4    | Input (source) and output (destination) pixel boundaries                                        | 6  |
| 2. R | egister | S                                                                                               | 7  |
| 2.1  | _       | ter List                                                                                        |    |
| 2.2  | _       | ter Details                                                                                     |    |
| 2.   | .2.1    | Rotation setting registers                                                                      |    |
| 2.   | .2.2    | Horizontal source image size setting registers and vertical source image size setting registers | 9  |
| 2.   | .2.3    | Source format setting registers                                                                 | 10 |
| 2.   | .2.4    | Destination address (YRGB/UV/V) setting registers                                               | 11 |
| 2.   | .2.5    | Destination image byte lane setting registers                                                   | 13 |
| 2.   | .2.6    | Histogram control register                                                                      | 15 |
| 2.   | .2.7    | Histogram value clear register                                                                  | 15 |
| 2.   | .2.8    | Histogram value count registers 0 to 7                                                          | 16 |
| 3. D | escript | ion of Functions                                                                                | 17 |
| 3.1  | YUV     | Formats                                                                                         | 17 |
| 3.   | .1.1    | YUV420 formats                                                                                  | 17 |
| 3.   | .1.2    | YUV422 formats                                                                                  | 19 |



## 1. Overview

The rotator (ROT) is a module used to rotate an image and data can be input directly from components such as the CAM and CPU.

The ROT module has two modes: raster order mode and random mode.

In raster order mode, there are no input address restrictions, but the pixels must be input in raster order.

In random mode, the pixels can be input in any order, but the input line addresses must be aligned with  $2^n$ .

Figure 1-1. ROT Data Flow



#### 1.1 Features

#### (1) Raster order mode

• Rotation: 0°, 90°, 180°, 270°

• Formats: ARGB8888, RGB888/YUV444, RGB565

• Byte lane swapping on the output side

#### (2) Random mode

• Rotation: 0°, 90°, 180°, 270°

• Rotation in the X or Y direction

• Formats: RGB565, YUV422 (interleaved, semi-planar, and planar), YUV420 (semi-planar and planar)

• Byte lane swapping on the output side

#### Note

With Raster order mode

It's the mode to write in the data which continued in the address reach of ROT (from 0xD0000000, 0xDFFFFFF). A DSTADDRV register is set in bit[3:0]=0xF to make it Raster Order mode.



The example which is as a result of the revolution the time 90 deg. Output data of ROT is stocked continuously on the memory.

#### With Random order mode

It's the mode to write in data by the linear unit in the address reach every color of ROT.

The writing in address to ROT is decided according to the setting of bit [5:4] BOUNDARY of a MODE register in the linear unit of the input data. The writing in address to ROT on a figure is the value of the setting of BOUNDARY=00b.



The example which is as a result of the revolution the time 90 deg. Output data of ROT is stocked continuously on the memory.

An example of the writing in address to ROT. (BOUNDARY setting)



The writing in address to ROT every each color of the input data format. (BOUNDARY=00b setting)







YUV422Planar or YUV420Planar

#### 1.2 Restrictions

#### 1.2.1 Input interface (slave interface)

Writing in bytes or half words is not supported.

#### 1.2.2 Input address for source images

In raster order mode: D000\_0000H to DFFF\_FFFFH

In random mode:

RGB565, YUV422 interleaved: D000\_0000H to DFFF\_FFFFH YUV422/420 semi-planar: Y: D000\_0000H to D7FF\_FFFFH

UV: D800\_0000H to DFFF\_FFFFH

YUV422/420 planar: Y: D000\_0000H to D7FF\_FFFFH

U: D800\_0000H to DBFF\_FFFFH
V: DC00\_0000H to DFFF\_FFFFH

The horizontal size of input (source) images specified for registers such as IMC\_WB\_HOFFSET and CAM\_LINESIZE\_x must be  $2^n$  bytes.

```
Bits 5 and 4 of the MODE_CHx register = 0: Horizontal size = 2^12 (y = [25:12], x = [11:0]) (default) Bits 5 and 4 of the MODE_CHx register = 1: Horizontal size = 2^13 (y = [26:13], x = [12:0]) Bits 5 and 4 of the MODE_CHx register = 2: Horizontal size = 2^14 (y = [27:14], x = [13:0]) Bits 5 and 4 of the MODE_CHx register = 3: Horizontal size = 2^15 (y = [27:15], x = [14:0])
```

In the YUV422/420 planar mode, the U and V components are calculated using 1/2 the horizontal size. (This is also true for the IMC and SIZ modules.)

#### 1.2.3 Input (source) and output (destination) addresses

4byte alignment (8byte alignment is recommended for better performance.)

#### 1.2.4 Input (source) and output (destination) pixel boundaries

RGB565 $2 \times 1$  pixelsYUV422 interleaved $2 \times 2$  pixelsYUV422/420 semi-planar $4 \times 2$  pixelsYUV422/420 planar $8 \times 2$  pixels

## 2. Registers

The ROT registers can only be accessed in 32-bit units.

Do not write any value other than 0 to reserved bits in each register.

## 2.1 Register List

Base address: E122\_0000H

| Address           | Register Name                                       | Symbol         | R/W | After Reset |
|-------------------|-----------------------------------------------------|----------------|-----|-------------|
| 0000H             | Rotation setting register (CH0)                     | MODE_CH0       | R/W | 0000_0000H  |
| 0004H             | Horizontal source image size setting register (CH0) | SRCHSIZE_CH0   | R/W | 0000_0000H  |
| 0008H             | Vertical source image size setting register (CH0)   | SRCVSIZE_CH0   | R/W | 0000_0000H  |
| 000CH             | Source format setting register (CH0)                | SRCFMT_CH0     | R/W | 0000_0000H  |
| 0010H             | Destination address (YRGB) setting register (CH0)   | DSTADRYRGB_CH0 | R/W | 0000_0000H  |
| 0014H             | Destination address (UV) setting register (CH0)     | DSTADRUV_CH0   | R/W | 0000_0000H  |
| 0018H             | Destination address (V) setting register (CH0)      | DSTADRV_CH0    | R/W | 0000_0000H  |
| 001CH             | Destination image byte lane setting register (CH0)  | DSTBL_CH0      | R/W | 0000_00E4H  |
| 0020H             | Rotation setting register (CH1)                     | MODE_CH1       | R/W | 0000_0000H  |
| 0024H             | Horizontal source image size setting register (CH1) | SRCHSIZE_CH1   | R/W | 0000_0000H  |
| 0028H             | Vertical source image size setting register (CH1)   | SRCVSIZE_CH1   | R/W | 0000_0000H  |
| 002CH             | Source format setting register (CH1)                | SRCFMT_CH1     | R/W | 0000_0000H  |
| 0030H             | Destination address (YRGB) setting register (CH1)   | DSTADRYRGB_CH1 | R/W | 0000_0000H  |
| 0034H             | Destination address (UV) setting register (CH1)     | DSTADRUV_CH1   | R/W | 0000_0000H  |
| 0038H             | Destination address (V) setting register (CH1)      | DSTADRUV_CH1   | R/W | 0000_0000H  |
| 003CH             | Destination image byte lane setting register (CH1)  | DSTBL_CH1      | R/W | 0000_00E4H  |
| 0040H             | Histogram control register                          | HISTCTRL       | R/W | _           |
| 0044H             | Histogram value clear register                      | HISTCLR        | R/W | 0000_0000H  |
| 0048H             | Histogram value count register 0                    | HIST0          | R   | 0000_0000H  |
| 004CH             | Histogram value count register 1                    | HIST1          | R   | 0000_0000H  |
| 0050H             | Histogram value count register 2                    | HIST2          | R   | 0000_0000H  |
| 0054H             | Histogram value count register 3                    | HIST3          | R   | 0000_0000H  |
| 0058H             | Histogram value count register 4                    | HIST4          | R   | 0000_0000H  |
| 005CH             | Histogram value count register 5                    | HIST5          | R   | 0000_0000H  |
| 0060H             | Histogram value count register 6                    | HIST6          | R   | 0000_0000H  |
| 0064H             | Histogram value count register 7                    | HIST7          | R   | 0000_0000H  |
| 0068H to<br>FFFCH | Reserved                                            | _              | -   | -           |

## 2.2 Register Details

## 2.2.1 Rotation setting registers

These registers (MODE\_CH0: 0000H, MODE\_CH1: 0020H) set up rotation. Flipping in the X or Y direction is executed followed by rotating to output an image.

| 31   | 30                | 29 | 28   | 27      | 26      | 25 | 24  |  |
|------|-------------------|----|------|---------|---------|----|-----|--|
|      | Reserved          |    |      |         |         |    |     |  |
|      |                   |    |      |         |         |    | _   |  |
| 23   | 22                | 21 | 20   | 19      | 18      | 17 | 16  |  |
|      | Reserved          |    |      |         |         |    |     |  |
|      |                   |    |      |         |         |    |     |  |
| 15   | 14                | 13 | 12   | 11      | 10      | 9  | 8   |  |
|      |                   |    | Res  | erved   |         |    |     |  |
|      |                   |    |      |         |         |    |     |  |
| 7    | 6                 | 5  | 4    | 3       | 2       | 1  | 0   |  |
| Rese | Reserved BOUNDARY |    | DARY | YMIRROR | XMIRROR | МС | DDE |  |

| Name     | R/W | Bit No. | After Reset | Description                                                                                 |
|----------|-----|---------|-------------|---------------------------------------------------------------------------------------------|
| Reserved | R   | 31:6    | 000_000H    | Reserved. If these bits are read, 0 is returned for each bit.                               |
| BOUNDARY | R/W | 5:4     | 0H          | Specify the horizontal size of input (source) images so as to satisfy 2 <sup>n</sup> bytes. |
|          |     |         |             | 0: 2^12 (y = [25:12], x = [11:0])                                                           |
|          |     |         |             | 1: 2^13 (y = [26:13], x = [12:0])                                                           |
|          |     |         |             | 2: 2^14 (y = [27:14], x = [13:0])                                                           |
|          |     |         |             | 3: 2^15 (y = [27:15], x = [14:0])                                                           |
| YMIRROR  | R/W | 3       | 0           | Specify whether to mirror images in the Y direction.                                        |
|          |     |         |             | 0: Without mirror 1: Mirror                                                                 |
|          |     |         |             | Set a raster mode as 0.                                                                     |
| XMIRROR  | R/W | 2       | 0           | Specify whether to mirror images in the X direction.                                        |
|          |     |         |             | 0: Without mirror 1: Mirror                                                                 |
|          |     |         |             | Set a raster mode as 0.                                                                     |
| MODE     | R/W | 1:0     | 00b         | Specify the rotation direction.                                                             |
|          |     |         |             | 00: Do not rotate                                                                           |
|          |     |         |             | 01: 90°                                                                                     |
|          |     |         |             | 10: 180°                                                                                    |
|          |     |         |             | 11: 270°                                                                                    |

Page 8 of 20

## 2.2.2 Horizontal source image size setting registers and vertical source image size setting registers

SRCHSIZE\_CH0: 0004H SRCVSIZE\_CH0: 0008H SRCHSIZE\_CH1: 0024H SRCVSIZE\_CH1: 0028H

These registers specify the number of pixels in a source image.

| 31 | 30       | 29 | 28                | 27       | 26 | 25 | 24 |  |
|----|----------|----|-------------------|----------|----|----|----|--|
|    | Reserved |    |                   |          |    |    |    |  |
|    |          |    |                   |          |    |    |    |  |
| 23 | 22       | 21 | 20                | 19       | 18 | 17 | 16 |  |
|    | Reserved |    |                   |          |    |    |    |  |
| •  |          |    |                   |          |    |    | _  |  |
| 15 | 14       | 13 | 12                | 11       | 10 | 9  | 8  |  |
|    | Reserved |    | SRCHSIZE/SRCVSIZE |          |    |    |    |  |
|    |          |    |                   |          |    |    |    |  |
| 7  | 6        | 5  | 4                 | 3        | 2  | 1  | 0  |  |
|    |          |    | SRCHSIZE          | SRCVSIZE |    |    |    |  |

| Name     | R/W | Bit No. | After Reset | Description                                                          |
|----------|-----|---------|-------------|----------------------------------------------------------------------|
| Reserved | R   | 31:13   | 0_0000H     | Reserved. If these bits are read, 0 is returned for each bit.        |
| SRCHSIZE | R/W | 12:0    | 0000H       | Specify the number of pixels in the horizontal direction for images. |
|          |     |         |             | Specifiable range: 2 to 8,190 pixels                                 |

| Name     | R/W | Bit No. | After Reset | Description                                                        |
|----------|-----|---------|-------------|--------------------------------------------------------------------|
| Reserved | R   | 31:13   | 0_0000H     | Reserved. If these bits are read, 0 is returned for each bit.      |
| SRCVSIZE | R/W | 12:0    | 0000H       | Specify the number of pixels in the vertical direction for images. |
|          |     |         |             | Specifiable range: 2 to 8,190 pixels                               |

#### 2.2.3 Source format setting registers

These registers (SRCFMT\_CH0: 000CH and SRCFMT\_CH1: 002CH) specify the source image format. This format also applies to destination images.

| 31 | 30       | 29 | 28   | 27    | 26 | 25     | 24 |  |
|----|----------|----|------|-------|----|--------|----|--|
|    |          |    | Rese | erved |    |        |    |  |
|    |          |    |      |       |    |        |    |  |
| 23 | 22       | 21 | 20   | 19    | 18 | 17     | 16 |  |
|    | Reserved |    |      |       |    |        |    |  |
|    |          |    |      |       |    |        |    |  |
| 15 | 14       | 13 | 12   | 11    | 10 | 9      | 8  |  |
|    |          |    | Rese | erved |    |        |    |  |
|    |          |    |      |       |    |        |    |  |
| 7  | 6        | 5  | 4    | 3     | 2  | 1      | 0  |  |
|    | Reserved |    |      |       |    | SRCFMT |    |  |

| Name     | R/W | Bit No. | After Reset | Description                                                   |                       |  |
|----------|-----|---------|-------------|---------------------------------------------------------------|-----------------------|--|
| Reserved | R   | 31:3    | 0000_0000H  | Reserved. If these bits are read, 0 is returned for each bit. |                       |  |
| SRCFMT   | R/W | 2:0     | 0H          | The image format of the input in                              | nage is designated.   |  |
|          |     |         |             | For raster order mode:                                        | For random mode:      |  |
|          |     |         |             | 0: Reserved                                                   | 0: Reserved           |  |
|          |     |         |             | 1: Reserved                                                   | 1: RGB565             |  |
|          |     |         |             | 2: 2 bytes (RGB565)                                           | 2: YUV422 interleaved |  |
|          |     |         |             | 3: 3 bytes (RGB888/YUV444)                                    | 3: YUV422 semi-planar |  |
|          |     |         |             | 4: 4 bytes (ARGB8888)                                         | 4: YUV422 planar      |  |
|          |     |         |             |                                                               | 5: YUV420 semi-planar |  |
|          |     |         |             |                                                               | 6: YUV420 planar      |  |

#### 2.2.4 Destination address (YRGB/UV/V) setting registers

DSTADRYRGB\_CH0: 0010H DSTADRUV\_CH0: 0014H DSTADRV\_CH0: 0018H DSTADRYRGB\_CH1: 0030H DSTADRUV\_CH1: 0034H DSTADRV\_CH1: 0038H

These registers specify the destination address in bytes.

| 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24 |
|----|----|----|-----|-----|----|----|----|
|    |    |    | DST | ADR |    |    |    |
| 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 |
|    |    |    | DST | ADR |    |    |    |
| 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8  |
|    |    |    | DST | ADR |    |    |    |
| 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0  |
|    |    |    | DST | ADR |    |    |    |

| Name   | R/W | Bit No. | After Reset | Description                                                  |
|--------|-----|---------|-------------|--------------------------------------------------------------|
| DSTADR | R/W | 31:0    | 0000_0000H  | Destination address                                          |
|        |     |         |             | Raster order mode is specified by setting bits 3 to 0 to FH. |

Set DstAdrYRGB, SrcHsize and SrcVsize as the rotation angle as follows according to SrcFmt in Raster mode.

The value of DstAdrYRGB is calculated and established as follows.

SrcHsize and SrcVsize establish the number of pixels of the horizontal direction of an input picture and the vertical direction respectively.

SrcFmt is as follows by a Raster mode.

2: 2Byte (RGB565)

3: 3Byte (RGB888/YUV444)

4: 4Byte (ARGB8888)

MODE DstAdrYRGB

00: Without rotate The start address in which a rotate result is stocked is established.

01: 90 deg The value which added (SrcVsize-1)\* SrcFmt to the start address in which a rotate result

is stocked is established.

10: 180 deg The value which added (SrcHsize\* SrcVsize-1)\* SrcFmt to the start address in which a

rotate result is stocked is established.

11: 270 deg The value which added (SrcHsize\* SrcVsize\* SrcVsize)\* SrcFmt to the start address in

which a rotate result is stocked is established.

Next the value which subtracted 1 from the horizontal direction number of pixels of the input picture and the vertical direction number of pixels respectively is set as the value of SrcHsize and SrcVsize.

| SrcHsize                                               | SrcVsize                                                   |
|--------------------------------------------------------|------------------------------------------------------------|
| The number of pixels of the horizontal direction of an | The number of pixels of the vertical direction of an input |
| input picture- 1.                                      | picture- 1                                                 |

#### Sample code

```
switch(Mode & 3){
    case 0: break;
    case 1: DstAdrYRGB+=(SrcVsize-1)*SrcFmt; break;
    case 2: DstAdrYRGB+=(SrcHsize*SrcVsize-1)*SrcFmt; break;
    case 3: DstAdrYRGB+=(SrcHsize*SrcVsize-SrcVsize)*SrcFmt; break;
}
SrcVsize--;
SrcHsize--;
```

### 2.2.5 Destination image byte lane setting registers

These registers (DSTBL\_CH0: 001CH and DSTBL\_CH1: 003CH) specify the byte lane for a destination image.

| 31 | 30       | 29 | 28   | 27    | 26 | 25 | 24 |
|----|----------|----|------|-------|----|----|----|
|    |          |    | Rese | erved |    |    |    |
|    |          |    |      |       |    |    |    |
| 23 | 22       | 21 | 20   | 19    | 18 | 17 | 16 |
|    | Reserved |    |      |       |    |    |    |
|    |          |    |      |       |    |    |    |
| 15 | 14       | 13 | 12   | 11    | 10 | 9  | 8  |
|    |          |    | Rese | erved |    |    |    |
|    |          |    |      |       |    |    |    |
| 7  | 6        | 5  | 4    | 3     | 2  | 1  | 0  |
|    |          |    | DS   | TBL   |    |    |    |

| Name     | R/W | Bit No. | After Reset | Description                                                                                                          |
|----------|-----|---------|-------------|----------------------------------------------------------------------------------------------------------------------|
| Reserved | R   | 31:8    | 00_0000H    | Reserved. If these bits are read, 0 is returned for each bit.                                                        |
| DSTBL    | R/W | 7:0     | E4H         | When writing the data ROT processed on a memory, an output byte is established. A byte gets one of values of 0 to 3. |
|          |     |         |             | DSTBL[7:6]: It's established in which byte a bit [31:24] of an output data of ROT is output.                         |
|          |     |         |             | DSTBL[5:4]: It's established in which byte a bit [23:16] of an output data of ROT is output.                         |
|          |     |         |             | DSTBL[2:3]: It's established in which byte a bit [15:8] of an output data of ROT is output.                          |
|          |     |         |             | DSTBL[1:0]: It's established in which byte a bit [7:0] of an output data of ROT is output.                           |

Figure 2-1. Relation between DSTBL and a byte



The table below shows the combinations of values that can be specified. If other values are specified, data becomes undefined.

Table 2-1. The combination by which Bytelane setting is possible

| DSTBL[31:24] | DSTBL[23:16] | DSTBL[15:8] | DSTBL[7:0] | DSTBL[31:0] |
|--------------|--------------|-------------|------------|-------------|
| 3            | 2            | 1           | 0          | E4          |
| 3            | 2            | 0           | 1          | E1          |
| 3            | 1            | 2           | 0          | D8          |
| 3            | 1            | 0           | 2          | D2          |
| 3            | 0            | 2           | 1          | C9          |
| 3            | 0            | 1           | 2          | C6          |
| 2            | 3            | 1           | 0          | B4          |
| 2            | 3            | 0           | 1          | B1          |
| 2            | 1            | 3           | 0          | 9C          |
| 2            | 1            | 0           | 3          | 93          |
| 2            | 0            | 3           | 1          | 8D          |
| 2            | 0            | 1           | 3          | 87          |
| 1            | 3            | 2           | 0          | 78          |
| 1            | 3            | 0           | 2          | 72          |
| 1            | 2            | 3           | 0          | 6C          |
| 1            | 2            | 0           | 3          | 63          |
| 1            | 0            | 3           | 2          | 4E          |
| 1            | 0            | 2           | 3          | 4B          |
| 0            | 3            | 2           | 1          | 39          |
| 0            | 3            | 1           | 2          | 36          |
| 0            | 2            | 3           | 1          | 2D          |
| 0            | 2            | 1           | 3          | 27          |
| 0            | 1            | 3           | 2          | 1E          |
| 0            | 1            | 2           | 3          | 1B          |

## 2.2.6 Histogram control register

This register (HISTCTRL: 0040H) enables outputting a histogram. The settings specified for this register are valid only for the YUV422 interleaved mode.

| 31 | 30       | 29   | 28    | 27    | 26 | 25       | 24     |  |
|----|----------|------|-------|-------|----|----------|--------|--|
|    |          |      | Rese  | erved |    |          |        |  |
|    |          |      |       |       |    |          |        |  |
| 23 | 22       | 21   | 20    | 19    | 18 | 17       | 16     |  |
|    | Reserved |      |       |       |    |          |        |  |
|    |          |      |       |       |    |          |        |  |
| 15 | 14       | 13   | 12    | 11    | 10 | 9        | 8      |  |
|    |          |      | Rese  | rved  |    |          |        |  |
|    |          |      |       |       |    |          |        |  |
| 7  | 6        | 5    | 4     | 3     | 2  | 1        | 0      |  |
|    |          | Rese | erved |       |    | HISTBYTE | HISTEN |  |

| Name     | R/W | Bit No. | After Reset | Description                                                   |
|----------|-----|---------|-------------|---------------------------------------------------------------|
| Reserved | R   | 31:2    | 0000_0000H  | Reserved. If these bits are read, 0 is returned for each bit. |
| HISTBYTE | R/W | 1       | Undefined   | Select data from which to create a histogram.                 |
|          |     |         |             | 0: Y 1: UV                                                    |
| HISTEN   | R/W | 0       | Undefined   | Specify whether to enable outputting a histogram.             |
|          |     |         |             | 0: Disable 1: Enable                                          |

## 2.2.7 Histogram value clear register

This register (HISTCLR: 0044H) is used to reset histogram value count registers 0 to 7 (HIST0 to HIST7).

| 31 | 30       | 29 | 28   | 27    | 26 | 25 | 24      |  |
|----|----------|----|------|-------|----|----|---------|--|
|    |          |    | Rese | erved |    |    |         |  |
|    |          |    |      |       |    |    |         |  |
| 23 | 22       | 21 | 20   | 19    | 18 | 17 | 16      |  |
|    | Reserved |    |      |       |    |    |         |  |
|    |          |    |      |       |    |    |         |  |
| 15 | 14       | 13 | 12   | 11    | 10 | 9  | 8       |  |
|    |          |    | Rese | rved  |    |    |         |  |
|    |          |    |      |       |    |    |         |  |
| 7  | 6        | 5  | 4    | 3     | 2  | 1  | 0       |  |
|    | Reserved |    |      |       |    |    | HISTCLR |  |

| Name     | R/W | Bit No. | After Reset | Description                                                   |
|----------|-----|---------|-------------|---------------------------------------------------------------|
| Reserved | R   | 31:1    | 0000_0000H  | Reserved. If these bits are read, 0 is returned for each bit. |
| HISTCLR  | R/W | 0       | 0           | 1: Clear the histogram value count registers.                 |

Registers Rotator

#### 2.2.8 Histogram value count registers 0 to 7

HIST0: 0048H HIST1: 004CH HIST2: 0050H HIST3: 0054H HIST4: 0058H HIST5: 005CH HIST6: 0060H HIST7: 0064H

These registers are used to count and store the number of data elements (8-bit components) input to the ROT module.

| 31       | 30       | 29 | 28 | 27 | 26   | 25 | 24 |  |
|----------|----------|----|----|----|------|----|----|--|
| Reserved |          |    |    |    |      |    |    |  |
|          |          |    |    |    |      |    |    |  |
| 23       | 22       | 21 | 20 | 19 | 18   | 17 | 16 |  |
|          | Reserved |    |    |    | HIST |    |    |  |
|          |          |    |    |    |      |    |    |  |
| 15       | 14       | 13 | 12 | 11 | 10   | 9  | 8  |  |
|          | HIST     |    |    |    |      |    |    |  |
|          |          |    |    |    |      |    |    |  |
| 7        | 6        | 5  | 4  | 3  | 2    | 1  | 0  |  |
| HIST     |          |    |    |    |      |    |    |  |

| Name     | R/W | Bit No. | After Reset | Description                                                                                                    |  |
|----------|-----|---------|-------------|----------------------------------------------------------------------------------------------------------------|--|
| Reserved | R   | 31:20   | 000H        | Reserved. If these bits are read, 0 is returned for each bit.                                                  |  |
| HIST     | R   | 19:0    | 0_0000H     | These bits are used to count and store the number of data elements (8-bit components) input to the ROT module. |  |

## 3. Description of Functions

#### 3.1 YUV Formats

#### 3.1.1 YUV420 formats

YUV420 planar

Image data is transferred to the separate areas Y, U, and V in memory. (These areas are respectively referred to as the Y plane, U plane, and V plane in the figure below.) In each plane, any bytes can be replaced in 32-bit units. Figure 3-1 shows the format when little endian is specified.

Figure 3-1. YUV420 Planar Format



#### YUV420 semi-planar

Image data is transferred to separate areas Y and UV in memory. (These areas are respectively referred to as Y plane and UV plane in the figure below.) In each plane, any bytes can be replaced in 32-bit units. Figure 3-2 shows the format when little endian is specified.

Figure 3-2. YUV420 Semi-Planar Format



#### 3.1.2 YUV422 formats

#### YUV422 interleaved

Image data is transferred from the memory area where YUV is interleaved. (This area is referred to as the YUV plane in the figure below.) In the plane, any bytes can be replaced in 32-bit units. Figure 3-3 shows the format when a VYUY data sequence is specified.



Figure 3-3. YUV422 Interleaved Format

#### YUV422 semi-planar

Image data Y and UV are transferred from separate memory areas. (These areas are referred to as the Y plane and UV plane in the figure below.) In each plane, any bytes can be replaced in 32-bit units. Figure 3-4 shows the format when little endian is specified.



Figure 3-4. YUV422 Semi-Planar Format

#### YUV422 planar

Image data Y, U and V are transferred from separate memory areas. (These areas are referred to as the Y plane, U plane, and V plane in the figure below.) In each plane, any bytes can be replaced in 32-bit units. Figure 3-5 shows the format when little endian is specified.



m: n/2

Figure 3-5. YUV422 Planar Format

| REVISION HISTORY EMMA Mobile EV | /2 User's Manual: Rotator |
|---------------------------------|---------------------------|
|---------------------------------|---------------------------|

| Rev. | Date         | Description |                                                                  |  |
|------|--------------|-------------|------------------------------------------------------------------|--|
|      |              | Page        | Summary                                                          |  |
| 1.00 | Mar 31, 2010 | _           | 1 <sup>st</sup> revision release                                 |  |
| 2.00 | Jun 7, 2010  | _           | <ul> <li>Incremental update from comments to the 1.0.</li> </ul> |  |
| 3.00 | May 31, 2011 | _           | Incremental update from comments to the 2.0.                     |  |

EMMA Mobile EV2 User's Manual: Rotator

Publication Date: Rev.1.00 Mar 31, 2010

Rev.3.00 May 31, 2011

Published by: Renesas Electronics Corporation



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd.
11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

## Rotator

EMMA Mobile EV2

